8(  ,Qualcomm SA8540P Ride2qcom,sa8540p-rideqcom,sa8540pclocksxo-board-clk 2fixed-clock=JIZsleep-clk 2fixed-clock=JZ4cpus cpu@0bcpu2arm,cortex-a78cnrypsci%psci Zl2-cache2cache(4Zl3-cache2cache(4Zcpu@100bcpu2arm,cortex-a78cnrypsci% psci Zl2-cache2cache(4Zcpu@200bcpu2arm,cortex-a78cnrypsci%  psci Zl2-cache2cache(4Z cpu@300bcpu2arm,cortex-a78cnrypsci%  psci Zl2-cache2cache(4Z cpu@400bcpu2arm,cortex-x1cnrypsciNpsci Zl2-cache2cache(4Zcpu@500bcpu2arm,cortex-x1cnrypsciNpsci Zl2-cache2cache(4Zcpu@600bcpu2arm,cortex-x1cnrypsciNpsci Zl2-cache2cache(4Zcpu@700bcpu2arm,cortex-x1cnrypsciNpsci Zl2-cache2cache(4Zcpu-mapcluster0core0Bcore1Bcore2Bcore3Bcore4Bcore5Bcore6Bcore7Bidle-statesFpscicpu-sleep-0-02arm,idle-stateSlittle-rail-power-collapsec@zc^Z&cpu-sleep-1-02arm,idle-stateSbig-rail-power-collapsec@zZ'domain-idle-statescluster-sleep-02domain-idle-statecADz 'Z(firmwarescm2qcom,scm-sc8280xpqcom,scm  !0interconnect-aggre1-noc2qcom,sc8280xp-aggre1-noc"Z@interconnect-aggre2-noc2qcom,sc8280xp-aggre2-noc"Zinterconnect-clk-virt2qcom,sc8280xp-clk-virt"Z=interconnect-config-noc2qcom,sc8280xp-config-noc"Z?interconnect-dc-noc2qcom,sc8280xp-dc-noc"interconnect-gem-noc2qcom,sc8280xp-gem-noc"Z>interconnect-lpass-ag-noc2qcom,sc8280xp-lpass-ag-noc"interconnect-mc-virt2qcom,sc8280xp-mc-virt"Z interconnect-mmss-noc2qcom,sc8280xp-mmss-noc"Zinterconnect-nspa-noc2qcom,sc8280xp-nspa-noc"Zinterconnect-nspb-noc2qcom,sc8280xp-nspb-noc"Zinterconnect-system-noc2qcom,sc8280xp-system-noc"memory@80000000bmemorynopp-table-cpu02operating-points-v2Zopp-300000000|opp-403200000Xopp-4992000000`opp-595200000#z@opp-8064000000wopp-9024000005Ɉopp-1017600000Hopp-1171200000E;opp-1286400000Lt opp-1401600000Sopp-1516800000Zh@opp-1632000000aFX opp-1747200000h$( opp-1862400000oB`opp-1977600000uB`opp-2073600000{B`opp-2169600000QxB`opp-2284800000/HB`opp-2496000000B`opp-2592000000~B`opp-2380800000 B`opp-table-qup100mhz2operating-points-v2ZBopp-75000000xh#opp-100000000$pmu2arm,armv8-pmuv3 psci 2arm,psci-1.0smcpower-domain-cpu0*%>&Zpower-domain-cpu1*%>&Z power-domain-cpu2*%>&Z power-domain-cpu3*%>&Z power-domain-cpu4*%>'Zpower-domain-cpu5*%>'Zpower-domain-cpu6*%>'Zpower-domain-cpu7*%>'Zpower-domain-cpu-cluster0*>(Z%reserved-memory Qreserved-region@80000000nXcmd-db-region@80860000 2qcom,cmd-dbnXreserved-region@80880000nXsmem-region@80900000 2qcom,smemn X_)reserved-region@80b00000nXreserved-region@83b00000npXreserved-region@85b00000nXadsp-region@86c00000nXZ_slpi-region@88c00000nPXZ[cdsp0-region@8a100000nXZcdsp1-region@8c600000n`XZreserved-region@aeb00000n`Xsmp2p-adsp 2qcom,smp2pgq* *master-kernelmaster-kernelZ`slave-kernel slave-kernelZ^smp2p-nsp0 2qcom,smp2pg^q* *master-kernelmaster-kernelZslave-kernel slave-kernelZsmp2p-nsp1 2qcom,smp2pgihq* * master-kernelmaster-kernelZslave-kernel slave-kernelZsmp2p-slpi 2qcom,smp2pgq* *master-kernelmaster-kernelZ]slave-kernel slave-kernelZZsoc@0 2simple-bus Qethernet@200002qcom,sc8280xp-ethqos n`stmmacethrgmii r+3+8+4+6 stmmacethpclkptp_refrgmiimacirqeth_lpi ),+ 09 BP^okaye-x./ rgmii-txiddefault0mdio2snps,dwmac-mdio phy@82ethernet-phy-id0141.0dd4n q1 2*p bethernet-phy Z/rx-queues-config Z-queue00HVqueue10dqueue2s0queue3s0V tx-queues-configZ.queue0queue1queue2squeue3sclock-controller@1000002qcom,gcc-sc8280xpn=*r3456789:;<Z+mailbox@4080002qcom,sc8280xp-ipccqcom,ipccn@ Z*efuse@784000!2qcom,sc8280xp-qfpromqcom,qfpromnx@0 gpu-speed-bin@18bndma-controller@800000*2qcom,sc8280xp-gpi-dmaqcom,sm6350-gpi-dmanLMNOPQRSTUVW ) ), ^disabledZAgeniqup@8c00002qcom,geni-se-qupn r++  m-ahbs-ahb ), Q^okayi2c@8800002qcom,geni-i2cn@ r+ se u<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledspi@8800002qcom,geni-spin@ r+ se u<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledi2c@8840002qcom,geni-i2cn@@ r+ se G<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledspi@8840002qcom,geni-spin@@ r+ se G<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledserial@8840002qcom,geni-debug-uartn@@r+ se GB<0 ==>?.4qup-corequp-config^okayi2c@8880002qcom,geni-i2cn@ r+ se H<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx^okaydefaultCspi@8880002qcom,geni-spin@ r+ se H<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledserial@8880002qcom,geni-uartn@r+ se HB<0 ==>?.4qup-corequp-configDdefault ^disabledi2c@88c0002qcom,geni-i2cn@ r+ se I<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledspi@88c0002qcom,geni-spin@ r+ se I<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledi2c@8900002qcom,geni-i2cn@ r+ se J<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledspi@8900002qcom,geni-spin@ r+ se J<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledi2c@8940002qcom,geni-i2cn@@ ser+ K <H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledspi@8940002qcom,geni-spin@@ r+ se K<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledi2c@8980002qcom,geni-i2cn@  ser+ A<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledspi@8980002qcom,geni-spin@ r+ se A<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledi2c@89c0002qcom,geni-i2cn@  ser+ B<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disabledspi@89c0002qcom,geni-spin@ r+ se B<H ==>?.@ 4qup-corequp-configqup-memory GAALtxrx ^disableddma-controller@900000*2qcom,sc8280xp-gpi-dmaqcom,sm6350-gpi-dman ) ),v ^disabledZEgeniqup@9c00002qcom,geni-se-qupn`r++  m-ahbs-ahb ),c Q^okayi2c@9800002qcom,geni-i2cn@  ser+ Y<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx^okaydefaultFspi@9800002qcom,geni-spin@ r+ se Y<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledi2c@9840002qcom,geni-i2cn@@  ser+ Z<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx^okaydefaultGspi@9840002qcom,geni-spin@@ r+ se Z<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledi2c@9880002qcom,geni-i2cn@  ser+ [<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledspi@9880002qcom,geni-spin@ r+ se [<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledserial@9880002qcom,geni-uartn@r+ se [B<0 ==>?,4qup-corequp-config ^disabledi2c@98c0002qcom,geni-i2cn@  ser+ \<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledspi@98c0002qcom,geni-spin@ r+ se \<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledi2c@9900002qcom,geni-i2cn@ ser+ ] <H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledspi@9900002qcom,geni-spin@ r+ se ]<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledi2c@9940002qcom,geni-i2cn@@  ser+ ^<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledspi@9940002qcom,geni-spin@@ r+ se ^<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledi2c@9980002qcom,geni-i2cn@  ser+ _<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledspi@9980002qcom,geni-spin@ r+ se _<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledi2c@99c0002qcom,geni-i2cn@  ser+ `<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disabledspi@99c0002qcom,geni-spin@ r+ se `<H ==>?,@ 4qup-corequp-configqup-memory GEELtxrx ^disableddma-controller@a00000*2qcom,sc8280xp-gpi-dmaqcom,sm6350-gpi-dman%&'()* ) ), ^disabledZHgeniqup@ac00002qcom,geni-se-qupn`r++  m-ahbs-ahb ), Q^okayi2c@a800002qcom,geni-i2cn@ r+ se a<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledspi@a800002qcom,geni-spin@ r+ se a<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledi2c@a840002qcom,geni-i2cn@@ r+ se b<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledspi@a840002qcom,geni-spin@@ r+ se b<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledi2c@a880002qcom,geni-i2cn@ r+ se c<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledspi@a880002qcom,geni-spin@ r+ se c<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledi2c@a8c0002qcom,geni-i2cn@ r+ se d<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledspi@a8c0002qcom,geni-spin@ r+ se d<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledi2c@a900002qcom,geni-i2cn@ r+ se e<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx^okaydefaultIspi@a900002qcom,geni-spin@ r+ se e<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledi2c@a940002qcom,geni-i2cn@@ r+ se f<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledspi@a940002qcom,geni-spin@@ r+ se f<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledi2c@a980002qcom,geni-i2cn@ r+ se C<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledspi@a980002qcom,geni-spin@ r+ se C<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledi2c@a9c0002qcom,geni-i2cn@ r+ se D<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx^okaydefaultJspi@a9c0002qcom,geni-spin@ r+ se D<H ==>?-@ 4qup-corequp-configqup-memory GHHLtxrx ^disabledrng@10d3000 2qcom,prng-een 0r3 corepcie@1c00000bpci2qcom,pcie-sa8540p`n000 000parfdbielbiatuconfigmhi 8Q0 0000V`m~K msiHr++++++&+ + +$Y auxcfgbus_masterbus_slaveslave_q2addrss_sf_tbunoc_aggr_4noc_aggr_south_sfcnoc_qx+$0  >?Q4pcie-memcpu-pcie+ pci+L;pciephy ^disabledpcie@0bpcinV Qphy@1c06000"2qcom,sc8280xp-qmp-gen3x1-pcie-phyn` 0r++++W++$ auxcfg_ahbrefrchngpipepipediv2+W++#phy=pcie_4_pipe_clk  ^disabledZ;pcie@1c08000bpci2qcom,pcie-sa8540p`n022 22parfdbielbiatuconfigmhi 8Q2 2020V`m~K  5msi@r++++++&+ + Q auxcfgbus_masterbus_slaveslave_q2addrss_sf_tbunoc_aggr_4noc_aggr_south_sf+$0  >?P4pcie-memcpu-pcie+pci+L:pciephy ^disabledpcie@0bpcinV Qphy@1c0e000"2qcom,sc8280xp-qmp-gen3x2-pcie-phyn 0r++++V++$ auxcfg_ahbrefrchngpipepipediv2+V++phy=pcie_3b_pipe_clk  ^disabledZ:pcie@1c10000bpci2qcom,pcie-sa8540pPn0@@ @@parfdbielbiatuconfig TQ@ @ @0@0 V`m~K  7msi @r++++++&+ + Q auxcfgbus_masterbus_slaveslave_q2addrss_sf_tbunoc_aggr_4noc_aggr_south_sf+$0  >?O4pcie-memcpu-pcie+pci+L9pciephy^okay 1 "18defaultMpcie@0bpcinV Qphy@1c14000"2qcom,sc8280xp-qmp-gen3x4-pcie-phy n@ ` 0r++++U++$ auxcfg_ahbrefrchngpipepipediv2+U++phy -!D=pcie_3a_pipe_clk ^okayANQOZ9pcie@1c18000bpci2qcom,pcie-sa8540p`n088 88parfdbielbiatuconfigmhi 8Q8 8080V`m~K  msiw@r+t+v+w+}+~+&+ + Q auxcfgbus_masterbus_slaveslave_q2addrss_sf_tbunoc_aggr_4noc_aggr_south_sf+t$0  >?N4pcie-memcpu-pcie+pci+L8pciephy ^disabledpcie@0bpcinV Qphy@1c1e000"2qcom,sc8280xp-qmp-gen3x2-pcie-phyn 0r+t+v+h+T+y+|$ auxcfg_ahbrefrchngpipepipediv2+T++phy=pcie_2b_pipe_clk  ^disabledZ8pcie@1c20000bpci2qcom,pcie-sa8540p`n0<< <<0parfdbielbiatuconfigmhi TQ< < <0<0V`m~K  msi@r+i+k+l+r+s+&+ + Q auxcfgbus_masterbus_slaveslave_q2addrss_sf_tbunoc_aggr_4noc_aggr_south_sf+i$0  >?M4pcie-memcpu-pcie+ pci+L7pciephy ^disabled 1 "1defaultPpcie@0bpcinV Qphy@1c24000"2qcom,sc8280xp-qmp-gen3x4-pcie-phy n@ ` 0r+i+k+h+S+n+q$ auxcfg_ahbrefrchngpipepipediv2+S++phy -!D=pcie_2a_pipe_clk  ^disabledANQOZ7ufshc@1d84000-2qcom,sc8280xp-ufshcqcom,ufshcjedec,ufs-2.0n@0  Qufsphya+1rst+L ),`@r+ + + +++++n core_clkbus_aggr_clkiface_clkcore_clk_uniproref_clktx_lane0_sync_clkrx_lane0_sync_clkrx_lane1_sync_clk@uxhxh^okay 1RSZTphy@1d870002qcom,sc8280xp-qmp-ufs-phynpr3++ refref_auxqref+Tufsphy ^okayAUQVZQufshc@1da4000-2qcom,sc8280xp-ufshcqcom,ufshcjedec,ufs-2.0n@0 }Wufsphya+0rst+ ),`@r++ ++ ++++n core_clkbus_aggr_clkiface_clkcore_clk_uniproref_clktx_lane0_sync_clkrx_lane0_sync_clkrx_lane1_sync_clk@uxhxh ^disabledZXphy@1da70002qcom,sc8280xp-qmp-ufs-phynpr3++ refref_auxqref+Xufsphy  ^disabledZWhwlock@1f400002qcom,tcsr-mutexnZ)syscon@1fc00002qcom,sc8280xp-tcsrsysconnZ!remoteproc@2400000,2qcom,sc8280xp-slpi-pasqcom,sm8350-slpi-pasn@<qY ZZZZ#wdogfatalreadyhandoverstop-ackr3 xo<<lcxlmx[\]stop ^disabledglink-edgeq* *slpifastrpc 2qcom,fastrpcfastrpcglink-apps-dspsdsp compute-cb@12qcom,fastrpc-compute-cbn ),!compute-cb@22qcom,fastrpc-compute-cbn ),"compute-cb@32qcom,fastrpc-compute-cbn ),#remoteproc@30000002qcom,sc8280xp-adsp-pasnLq^^^^^0wdogfatalreadyhandoverstop-ackshutdown-ackr3 xo<<lcxlmx_\`stop ^disabledglink-edgeq* *lpassgpr 2qcom,gpr adsp_apps# service@1 2qcom,q6apmn0Aavs/audiomsm/adsp/audio_pddais2qcom,q6apm-dais ), bedais2qcom,q6apm-lpass-dais0service@2 2qcom,q6prmnAavs/audiomsm/adsp/audio_pdclock-controller2qcom,q6prm-lpass-clocks=Zarxmacro@32000002qcom,sc8280xp-lpass-rx-macron 4ra@aAafagb mclknplmacrodcodecfsgena@aA$$mclk=0defaultc ^disabledZdsoundwire@32100002qcom,soundwire-v1.6.0n!  rd ifaceeswr_audio_cgcrRXXgw   #0  ^disabledtxmacro@32200002qcom,sc8280xp-lpass-tx-macron"defaultf4ra9a:afagb mclknplmacrodcodecfsgena9a:$$mclk=0 ^disabledZicodec@32400002qcom,sc8280xp-lpass-wsa-macron$4raBaCafagb mclknplmacrodcodecfsgenaBaC$$=mclk0defaultg ^disabledZhsoundwire@3250000n% 2qcom,soundwire-v1.6.0 rh ifaceeswr_audio_cgcrWSAXgw??   # 0  ^disabledclock-controller@32a90002qcom,sc8280xp-lpassaudioccn*=Zesoundwire@33300002qcom,soundwire-v1.6.0n3  corewakeupri ifacejswr_audio_cgcrTX0 Xgw#  ^disabledcodec@33700002qcom,sc8280xp-lpass-va-macron70ra9afaga: mclkmacrodcodecnpl a9$=fsgen0 ^disabledZbpinctrl@33c0000 2qcom,sc8280xp-lpass-lpi-pinctrl n<U@P\krafag  coreaudio ^disabledZktx-swr-default-stateZfclk-pinshgpio0 mswr_tx_clkvdata-pins hgpio1gpio2 mswr_tx_datavrx-swr-default-stateZcclk-pinshgpio3 mswr_rx_clkvdata-pins hgpio4gpio5 mswr_rx_datavdmic01-default-stateclk-pinshgpio6 mdmic1_clkvdata-pinshgpio7 mdmic1_datavdmic01-sleep-stateclk-pinshgpio6 mdmic1_clkvdata-pinshgpio7 mdmic1_datavdmic23-default-stateclk-pinshgpio8 mdmic2_clkvdata-pinshgpio9 mdmic2_datavdmic23-sleep-stateclk-pinshgpio8 mdmic2_clkvdata-pinshgpio9 mdmic2_datavwsa-swr-default-stateZgclk-pinshgpio10 mwsa_swr_clkvdata-pinshgpio11 mwsa_swr_datavwsa2-swr-default-stateclk-pinshgpio15 mwsa2_swr_clkvdata-pinshgpio16mwsa2_swr_datavclock-controller@33e00002qcom,sc8280xp-lpassccn> =Zjgpu@3d000002qcom,adreno-690.0qcom,adreno0n#kgsl_3d0_reg_memorycx_memcx_dbgc ,)l l mn > 4gfx-mem ^disabledZopp-table2operating-points-v2Zmopp-270000000߀@opp-410000000p8opp-500000000e8opp-547000000 8opp-606000000$Ӏ)opp-640000000&%@)opp-655000000' )opp-690000000) )gmu@3d6a000&2qcom,adreno-gmu-690.0qcom,adreno-gmu0n֠@ )gmursccgmu_pdc01hfigmu8roo+%+Mooo% gmucxoaximemnocahbhubsmmu_voteoocxgx )l pZnopp-table2operating-points-v2Zpopp-200000000 0opp-500000000eclock-controller@3d900002qcom,sc8280xp-gpuccnr3+J+K8 bi_tcxogcc_gpu_gpll0_clk_srcgcc_gpu_gpll0_div_clk_src=* ^disabledZoiommu@3da0000B2qcom,sc8280xp-smmu-500qcom,adreno-smmuqcom,smmu-500arm,mmu-500n8r+M+Nooooo gcc_gpu_memnoc_gfx_clkgcc_gpu_snoc_dvm_gfx_clkgpu_cc_ahb_clkgpu_cc_hlos1_vote_gpu_smmu_clkgpu_cc_cx_gmu_clkgpu_cc_hub_cx_int_clkgpu_cc_hub_aon_clko` ^disabledZlmmc@8804000&2qcom,sc8280xp-sdhciqcom,sdhci-msm-v5n@hc_irqpwr_irqr++3 ifacecorexo+.0  >?/4sdhc-ddrcpu-sdhc ),<q ` ^disabledopp-table2operating-points-v2Zqopp-100000000#w@ opp-202000000 FrRej  @phy@88e500022qcom,sc8280xp-usb-hs-phyqcom,usb-snps-hs-5nm-phynPr3 ref+, ^okayQs 't 5uZphy@88e700022qcom,sc8280xp-usb-hs-phyqcom,usb-snps-hs-5nm-phynpr+ ref+( ^okayQs 'v 5uZ|phy@88e800022qcom,sc8280xp-usb-hs-phyqcom,usb-snps-hs-5nm-phynr+ ref+)  ^disabledZ~phy@88e900022qcom,sc8280xp-usb-hs-phyqcom,usb-snps-hs-5nm-phynr+ ref+*  ^disabledZphy@88ea00022qcom,sc8280xp-usb-hs-phyqcom,usb-snps-hs-5nm-phynr+ ref++  ^disabledZphy@88eb0002qcom,sc8280xp-qmp-usb43dp-phyn@ r+=+`+?+@ auxrefcom_auxusb3_pipe+ +9+F phycommon= ^okayAOQsZ5ports port@0nendpointport@1nendpoint CwZport@2nendpointphy@88ef0002qcom,sc8280xp-qmp-usb3-uni-phyn  r+6+4+8+9 auxrefcom_auxpipe+;+? phyphy_phy+ =usb2_phy0_pipe_clk ^okayAOQsZ}phy@88f10002qcom,sc8280xp-qmp-usb3-uni-phyn  r+6+5+8+; auxrefcom_auxpipe+<+@ phyphy_phy+ =usb2_phy1_pipe_clk  ^disabledZphy@890200022qcom,sc8280xp-usb-hs-phyqcom,usb-snps-hs-5nm-phyn  r3 ref+- ^disabledZphy@89030002qcom,sc8280xp-qmp-usb43dp-phyn0@ r+B+^+D+E auxrefcom_auxusb3_pipe+ +:+B phycommon=  ^disabledZ6ports port@0nendpointport@1nendpoint CxZport@2nendpointphy@8909a002qcom,sc8280xp-dp-phy@nryy  auxcfg_ahb< =  ^disabledZphy@890ca002qcom,sc8280xp-dp-phy@nryy  auxcfg_ahb< =  ^disabledZpmu@909100002qcom,sc8280xp-llcc-bwmonqcom,sc7280-llcc-bwmonn  Q  zopp-table2operating-points-v2Zzopp-0 opp-1>opp-2popp-3'opp-4,hopp-5;0Xopp-6N(opp-7Zopp-8ci8opp-9yopp-10|%@opp-11Aopp-12pmu@90b6400*2qcom,sc8280xp-cpu-bwmonqcom,sdm845-bwmonn d E >>{opp-table2operating-points-v2Z{opp-0"opp-1Eopp-2l}popp-3opp-4opp-59`opp-6ёsystem-cache-controller@92000002qcom,sc8280xp-llccn  ( 0 8 @ H P X `lllcc0_basellcc1_basellcc2_basellcc3_basellcc4_basellcc5_basellcc6_basellcc7_basellcc_broadcast_base Fusb@a4f8800 2qcom,sc8280xp-dwc3-mpqcom,dwc3n O QHr++ + +%+"++++R cfg_noccoreifacesleepmock_utminoc_aggrnoc_aggr_northnoc_aggr_southnoc_sys+"+ $ qYX\[YY~YYYYYYYYpwr_event_1pwr_event_2pwr_event_3pwr_event_4hs_phy_1hs_phy_2hs_phy_3hs_phy_4dp_hs_phy_1dm_hs_phy_1dp_hs_phy_2dm_hs_phy_2dp_hs_phy_3dm_hs_phy_3dp_hs_phy_4dm_hs_phy_4ss_phy_1ss_phy_2+ L+40 @ >?;4usb-ddrapps-usb S ^disabledusb@a400000 2snps,dwc3n @  ),|}~*usb2-0usb3-0usb2-1usb3-1usb2-2usb2-3 ahost i usb@a6f88002qcom,sc8280xp-dwc3qcom,dwc3n o QHr+ +&++++(++++R cfg_noccoreifacesleepmock_utminoc_aggrnoc_aggr_northnoc_aggr_southnoc_sys+(+&$ Dq$%YYY<pwr_evenths_phy_irqdp_hs_phy_irqdm_hs_phy_irqss_phy_irq+ L+50 @ >?94usb-ddrapps-usb S^okayusb@a600000 2snps,dwc3n ` # ),  5usb2-phyusb3-phy i  aperipheralports port@0nendpointport@1nendpoint CZwusb@a8f88002qcom,sc8280xp-dwc3qcom,dwc3n  QHr+!+,++1+.++++R cfg_noccoreifacesleepmock_utminoc_aggrnoc_aggr_northnoc_aggr_southnoc_sys+.+,$ Dq+Y Y Y<pwr_evenths_phy_irqdp_hs_phy_irqdm_hs_phy_irqss_phy_irq+ L+60 @ >?:4usb-ddrapps-usb S ^disabledusb@a800000 2snps,dwc3n  * ),` 6usb2-phyusb3-phy i ports port@0nendpointport@1nendpoint CZxcci@ac4a000#2qcom,sc8280xp-cciqcom,msm8996-ccin Ġ  r"% camnoc_axislow_ahb_srccpas_ahbcci defaultsleep  ^disabledi2c-bus@0nJB@ i2c-bus@1nJB@ cci@ac4b000#2qcom,sc8280xp-cciqcom,msm8996-ccin İ  r"% camnoc_axislow_ahb_srccpas_ahbcci defaultsleep  ^disabledi2c-bus@0nJB@ i2c-bus@1nJB@ cci@ac4c000#2qcom,sc8280xp-cciqcom,msm8996-ccin   r"% camnoc_axislow_ahb_srccpas_ahbcci defaultsleep  ^disabledi2c-bus@0nJB@ i2c-bus@1nJB@ cci@ac4d000#2qcom,sc8280xp-cciqcom,msm8996-ccin   r"% camnoc_axislow_ahb_srccpas_ahbcci defaultsleep  ^disabledi2c-bus@0nJB@ i2c-bus@1nJB@ camss@ac5a0002qcom,sc8280xp-camss@n Š P p @ 0 `@ ˠ @  @@ ̀ ̰@  @ ` ͐@  @ @csiphy2csiphy3csiphy0csiphy1vfe0csid0vfe1csid1vfe2csid2vfe_lite0csid0_litevfe_lite1csid1_litevfe_lite2csid2_litevfe_lite3csid3_litevfe3csid3ghcsid1_litevfe_lite1csiphy3csid0vfe0csid1vfe1csid0_litevfe_lite0csiphy0csiphy1csiphy2csid2vfe2csid3_litecsid2_litevfe_lite3vfe_lite2csid3vfe3(ife0ife1ife2ife3top@r",$-&.(/*5689<=?@CDFGJKMNQSTVXY[]^`bc++ camnoc_axicpas_ahbcsiphy0csiphy0_timercsiphy1csiphy1_timercsiphy2csiphy2_timercsiphy3csiphy3_timervfe0_axivfe0vfe0_cphy_rxvfe0_csidvfe1_axivfe1vfe1_cphy_rxvfe1_csidvfe2_axivfe2vfe2_cphy_rxvfe2_csidvfe3_axivfe3vfe3_cphy_rxvfe3_csidvfe_lite0vfe_lite0_cphy_rxvfe_lite0_csidvfe_lite1vfe_lite1_cphy_rxvfe_lite1_csidvfe_lite2vfe_lite2_cphy_rxvfe_lite2_csidvfe_lite3vfe_lite3_cphy_rxvfe_lite3_csidgcc_axi_hfgcc_axi_sf), , , @, `, , , , ,$,$ ,$@,$`,$,$,$,$` >?   04cam_ahbcam_hf_mnoccam_sf_mnoccam_sf_icp_mnoc ^disabledports port@0n port@1n port@2n port@3n clock-controller@ad000002qcom,sc8280xp-camccn r+334<#=*Zdisplay-subsystem@ae000002qcom,sc8280xp-mdssn mdssr+-< ifaceahbcore S0   4mdp0-memmdp1-mem ), Q ^disabledZdisplay-controller@ae010002qcom,sc8280xp-dpu n  0 mdpvbif0r+.+/?<K! busnrt_busifacelutcorevsync<K$ports port@0nendpoint CZport@4nendpoint CZport@5nendpoint CZport@6nendpoint CZopp-table2operating-points-v2Zopp-200000000 #opp-300000000$opp-375000000Z ropp-500000000eLopp-600000000#Fdisplayport-controller@ae900002qcom,sc8280xp-dpPn      0rJ core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixelstream_1_pixel 5555dp0< ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLdisplayport-controller@ae980002qcom,sc8280xp-dpPn      0r "J core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixelstream_1_pixel!# 6666dp0< ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLdisplayport-controller@ae9a0002qcom,sc8280xp-dpPn     0r%'*+-J core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixelstream_1_pixeldp<(,. 0 ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLdisplayport-controller@aea00002qcom,sc8280xp-dpPn     (r/145; core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixeldp<26 0 ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLphy@aec2a002qcom,sc8280xp-dp-phy@n * " & r%  auxcfg_ahb< =  ^disabledZphy@aec5a002qcom,sc8280xp-dp-phy@n Z R V Pr/  auxcfg_ahb< =  ^disabledZclock-controller@af000002qcom,sc8280xp-dispcc0n dr+-345566<=* ^disabledZinterrupt-controller@b2200002qcom,sc8280xp-pdcqcom,pdc n "` ((672;8>v@BEVF6|a~!YCz ytY\n/rZYthermal-sensor@c251000"2qcom,sc8280xp-tsensqcom,tsens-v2 n % "@ qYzY|uplowcritical Zthermal-sensor@c252000"2qcom,sc8280xp-tsensqcom,tsens-v2 n %  "P qY{Y}uplowcritical thermal-sensor@c263000"2qcom,sc8280xp-tsensqcom,tsens-v2 n &0 "  qYYuplowcritical Zrestart@c264000 2qcom,psholdn &@ ^reservedthermal-sensor@c265000"2qcom,sc8280xp-tsensqcom,tsens-v2 n &P "0 qYYuplowcritical Zpower-management@c300000%2qcom,sc8280xp-aoss-qmpqcom,aoss-qmpn 0q* *=Z\sram@c3f00002qcom,rpmh-statsn ?\spmi@c4400002qcom,spmi-pmic-arbPn D ``p @`corechnlsobsrvrintrcnfg periph_irq qY   pmic@02qcom,pm8150qcom,spmi-pmicn rtc@60002qcom,pm8941-rtcn`a rtcalarma S  offset^okaygpio@c000 2qcom,pm8150-gpioqcom,spmi-gpion@\ PZpmic@42qcom,pm8150qcom,spmi-pmicn nvram@b1102qcom,spmi-sdamn  Q^okayrtc-offset@a0nZgpio@c000 2qcom,pm8150-gpioqcom,spmi-gpion@\2 PZ2pmic@82qcom,pm8150qcom,spmi-pmicn gpio@c000 2qcom,pm8150-gpioqcom,spmi-gpion@\ PZpmic@c2qcom,pm8150qcom,spmi-pmicn  gpio@c000 2qcom,pm8150-gpioqcom,spmi-gpion@\ PZpinctrl@f1000002qcom,sc8280xp-tlmmn0 @P\1 YZ1cci0-default-stateZcci0-i2c0-default-pinshgpio113gpio114mcci_i2cv .cci0-i2c1-default-pinshgpio115gpio116mcci_i2cv .cci0-sleep-stateZcci0-i2c0-sleep-pinshgpio113gpio114mcci_i2cvcci0-i2c1-sleep-pinshgpio115gpio116mcci_i2cvcci1-default-stateZcci1-i2c0-default-pinshgpio10gpio11mcci_i2cv .cci1-i2c1-default-pinshgpio123gpio124mcci_i2cv .cci1-sleep-stateZcci1-i2c0-sleep-pinshgpio10gpio11mcci_i2cvcci1-i2c1-sleep-pinshgpio123gpio124mcci_i2cvcci2-default-stateZcci2-i2c0-default-pinshgpio117gpio118mcci_i2cv .cci2-i2c1-default-pinshgpio12gpio13mcci_i2cv .cci2-sleep-stateZcci2-i2c0-sleep-pinshgpio117gpio118mcci_i2cvcci2-i2c1-sleep-pinshgpio12gpio13mcci_i2cvcci3-default-stateZcci3-i2c0-default-pinshgpio145gpio146mcci_i2cv .cci3-i2c1-default-pinshgpio164gpio165mcci_i2cv .cci3-sleep-stateZcci3-i2c0-sleep-pinshgpio145gpio146mcci_i2cvcci3-i2c1-sleep-pinshgpio164gpio165mcci_i2cvqup-uart18-default-stateZDcts-pinshgpio66mqup18vrts-pinshgpio67mqup18vtx-pinshgpio68mqup18vrx-pinshgpio69mqup18vethernet0-default-stateZ0mdc-pinshgpio175mrgmii_0v .mdio-pinshgpio176mrgmii_0v .rgmii-tx-pins0hgpio183gpio184gpio185gpio186gpio187gpio188mrgmii_0v .rgmii-rx-pins0hgpio177gpio178gpio179gpio180gpio181gpio182mrgmii_0vethernet1-default-stateZmdc-pinshgpio97mrgmii_1v .mdio-pinshgpio98mrgmii_1v .rgmii-tx-pins0hgpio105gpio106gpio107gpio108gpio109gpio110mrgmii_1v .rgmii-rx-pins/hgpio99gpio100gpio101gpio102gpio103gpio104mrgmii_1vi2c0-default-statehgpio135gpio136mqup0v .ZFi2c1-default-statehgpio158gpio159mqup1v .ZGi2c12-default-state hgpio0gpio1mqup12v .ZIi2c15-default-statehgpio36gpio37mqup15v .ZJi2c18-default-statehgpio66gpio67mqup18v .ZCpcie2a-default-stateZPperst-pinshgpio143mgpiovclkreq-pinshgpio142mpcie2a_clkreqv .wake-pinshgpio145mgpiov .pcie3a-default-stateZMperst-pinshgpio151mgpiovclkreq-pinshgpio150mpcie3a_clkreqv .wake-pinshgpio56mgpiov .iommu@14f80000 2arm,smmu-v3n$eventqgerrorcmdq-sync` ^reservediommu@15000000#2qcom,sc8280xp-smmu-500arm,mmu-500n@Aghijklmnopqrstuv;<=>?@ABCDEFGHIJKLMNOPQRSTUVWXY~}|{z`Z,interrupt-controller@17a00000 2arm,gic-v3 n   ; R QZmsi-controller@17a400002arm,gic-v3-itsn g vZKwatchdog@17c10000%2qcom,apss-wdt-sc8280xpqcom,kpss-wdtnr4 timer@17c200002arm,armv7-timer-memn Q frame@17c21000 n frame@17c23000   n0 ^disabledframe@17c25000   nP ^disabledframe@17c27000   n` ^disabledframe@17c29000   n ^disabledframe@17c2b000   n° ^disabledframe@17c2d000  n ^disabledrsc@182000002qcom,rpmh-rsc0n !"drv-0drv-1drv-2$    apps_rsc%bcm-voter2qcom,bcm-voterZ"clock-controller2qcom,sc8280xp-rpmh-clk= xorZ3power-controller2qcom,sa8540p-rpmhpd*Z<opp-table2operating-points-v2Zopp1opp20opp3@Z#opp4Z$opp5Zropp6ZLopp7@opp8Popp9opp10Zregulators-02qcom,pm8150-rpmh-regulators aldo3 vreg_l3a O n ZOldo5 vreg_l5a   Zsldo7 vreg_l7a w@ w@ Ztldo11 vreg_l11a m m ZNldo13 vreg_l13a . . Zuregulators-12qcom,pm8150-rpmh-regulators cldo1 vreg_l1c   ldo2 vreg_l2c . . ldo4 vreg_l4c O n ldo6 vreg_l6c O O   5ZSldo7 vreg_l7c w@ w@ ldo17 vreg_l17c &5@ &5@   5ZRregulators-22qcom,pm8150-rpmh-regulators gldo3 vreg_l3g O O ZVldo7 vreg_l7g w@ w@ Zvldo8 vreg_l8g m m ZUinterconnect@18590000#2qcom,sc8280xp-epss-l3qcom,epss-l3nYr3+  xoalternateZcpufreq@18591000-2qcom,sc8280xp-cpufreq-epssqcom,cpufreq-epss nYY freq-domain0freq-domain1 dcvsh-irq-0dcvsh-irq-1r3+  xoalternate N=Zremoteproc@1b3000002qcom,sc8280xp-nsp0-pasn0@qB#wdogfatalreadyhandoverstop-ackr3 xo< nspstop  ^okay aqcom/sa8540p/cdsp0.mbnglink-edgeq* *nsp0fastrpc 2qcom,fastrpcfastrpcglink-apps-dspcdsp compute-cb@12qcom,fastrpc-compute-cbn ),1 compute-cb@22qcom,fastrpc-compute-cbn ),1 compute-cb@32qcom,fastrpc-compute-cbn ),1 compute-cb@42qcom,fastrpc-compute-cbn ),1 compute-cb@52qcom,fastrpc-compute-cbn ),1 compute-cb@62qcom,fastrpc-compute-cbn ),1 compute-cb@72qcom,fastrpc-compute-cbn ),1 compute-cb@82qcom,fastrpc-compute-cbn ),1 compute-cb@92qcom,fastrpc-compute-cbn  ),1 compute-cb@102qcom,fastrpc-compute-cbn  ),1 compute-cb@112qcom,fastrpc-compute-cbn  ),1 compute-cb@122qcom,fastrpc-compute-cbn  ),1 compute-cb@132qcom,fastrpc-compute-cbn  ),1 compute-cb@142qcom,fastrpc-compute-cbn ),1 remoteproc@213000002qcom,sc8280xp-nsp1-pasn!0@qw#wdogfatalreadyhandoverstop-ackr3 xo< nspstop  ^okay aqcom/sa8540p/cdsp1.mbnglink-edgeq* *nsp1 display-subsystem@220000002qcom,sc8280xp-mdssn"mdssr+-yy< ifaceahbcore0   4mdp0-memmdp1-mem a ),yy Q ^disabledZdisplay-controller@220010002qcom,sc8280xp-dpu n"" 0 mdpvbif0r+.+/yy?y<yK! busnrt_busifacelutcorevsync<yK$ports port@0nendpoint CZport@4nendpoint CZport@5nendpoint CZport@6nendpoint CZopp-table2operating-points-v2Zopp-200000000 #opp-300000000$opp-375000000Z ropp-500000000eLopp-600000000#Fdisplayport-controller@220900002qcom,sc8280xp-dpPn" " " " " 0ryyyyyyJ core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixelstream_1_pixel dp<yyy 0 ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLdisplayport-controller@220980002qcom,sc8280xp-dpPn" " " " " 0ryyyyy y"J core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixelstream_1_pixel dp<yy!y# 0 ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLdisplayport-controller@2209a0002qcom,sc8280xp-dpPn" " " " " 0ryy%y'y*y+y-J core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixelstream_1_pixeldp<y(y,y. 0 ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLdisplayport-controller@220a00002qcom,sc8280xp-dpPn" " " " " (ryy/y1y4y5; core_ifacecore_auxctrl_linkctrl_link_ifacestream_pixeldp<y2y6 0 ^disabledports port@0nendpoint CZport@1nendpointopp-table2operating-points-v2Zopp-160000000 h#opp-270000000߀$opp-540000000 /ropp-8100000000GLphy@220c2a002qcom,sc8280xp-dp-phy@n" *" "" &" ry%y  auxcfg_ahb< =  ^disabledZphy@220c5a002qcom,sc8280xp-dp-phy@n" Z" R" V" Pry/y  auxcfg_ahb< =  ^disabledZclock-controller@221000002qcom,sc8280xp-dispcc1n"dr+-3<=* ^disabledZyethernet@230000002qcom,sc8280xp-ethqos n##`stmmacethrgmii r+9+>+:+< stmmacethpclkptp_refrgmiimacirqeth_lpi ),@+ 09 BP^okayex rgmii-txiddefaultfixed-link o urx-queues-config Zqueue00HVqueue10dqueue2s0queue3s0V tx-queues-configZqueue0queue1queue2squeue3ssoundthermal-zonescpu0-thermal  tripscpu-crit   icriticalcpu1-thermal  tripscpu-crit   icriticalcpu2-thermal  tripscpu-crit   icriticalcpu3-thermal  tripscpu-crit   icriticalcpu4-thermal  tripscpu-crit   icriticalcpu5-thermal  tripscpu-crit   icriticalcpu6-thermal  tripscpu-crit   icriticalcpu7-thermal  tripscpu-crit   icriticalcluster0-thermal  tripscpu-crit   icriticalgpu-thermal  cooling-mapsmap0  tripstrip-point0 L ipassiveZtrip-point1   icriticalmem-thermal  tripstrip-point0 _ ihottimer2arm,armv8-timer0   aliases! /soc@0/geniqup@9c0000/i2c@980000! /soc@0/geniqup@9c0000/i2c@984000! /soc@0/geniqup@ac0000/i2c@a90000! /soc@0/geniqup@ac0000/i2c@a9c000! /soc@0/geniqup@8c0000/i2c@888000$ /soc@0/geniqup@8c0000/serial@884000chosen serial0:115200n8 interrupt-parent#address-cells#size-cellsmodelcompatible#clock-cellsclock-frequencyphandledevice_typeregclocksenable-methodcapacity-dmips-mhzdynamic-power-coefficientnext-level-cachepower-domainspower-domain-namesqcom,freq-domainoperating-points-v2interconnects#cooling-cellscache-levelcache-unifiedcpuentry-methodidle-state-namearm,psci-suspend-paramentry-latency-usexit-latency-usmin-residency-uslocal-timer-stopqcom,dload-mode#interconnect-cellsqcom,bcm-votersopp-sharedopp-hzopp-peak-kBpsrequired-oppsinterrupts#power-domain-cellsdomain-idle-statesrangesno-maphwlocksqcom,smeminterrupts-extendedmboxesqcom,local-pidqcom,remote-pidqcom,entry-name#qcom,smem-state-cellsinterrupt-controller#interrupt-cellsdma-rangesreg-namesclock-namesinterrupt-namesiommussnps,tsosnps,pblrx-fifo-depthtx-fifo-depthstatussnps,mtl-rx-configsnps,mtl-tx-configphy-handlephy-modepinctrl-namespinctrl-0reset-gpiosreset-assert-usreset-deassert-usmarvell,reg-initsnps,rx-queues-to-usesnps,rx-sched-spsnps,dcb-algorithmsnps,map-to-dma-channelsnps,route-upsnps,prioritysnps,route-ptpsnps,avb-algorithmsnps,route-avcpsnps,tx-queues-to-usesnps,send_slopesnps,idle_slopesnps,high_creditsnps,low_credit#reset-cells#mbox-cellsbitsdma-channelsdma-channel-mask#dma-cellsinterconnect-namesdmasdma-namesbus-rangedma-coherentlinux,pci-domainnum-lanesmsi-mapinterrupt-map-maskinterrupt-mapassigned-clocksassigned-clock-ratesresetsreset-namesphysphy-namesclock-output-names#phy-cellsperst-gpioswake-gpiosqcom,4ln-config-selvdda-phy-supplyvdda-pll-supplylanes-per-directionfreq-table-hzvcc-supplyvccq-supply#hwlock-cellsmemory-regionqcom,qmpqcom,smem-statesqcom,smem-state-nameslabelqcom,glink-channelsqcom,non-secure-domainqcom,domainqcom,intents#sound-dai-cellsqcom,protection-domainqcom,din-portsqcom,dout-portsqcom,ports-sinterval-lowqcom,ports-offset1qcom,ports-offset2qcom,ports-hstartqcom,ports-hstopqcom,ports-word-lengthqcom,ports-block-pack-modeqcom,ports-lane-controlqcom,ports-block-group-countgpio-controller#gpio-cellsgpio-rangespinsfunctiondrive-strengthslew-ratebias-disablebias-bus-holdoutput-highinput-enableoutput-lowbias-pull-downqcom,gmuopp-level#iommu-cells#global-interruptsbus-widthopp-avg-kBpsvdda18-supplyvdda33-supplyremote-endpointwakeup-sourcedr_modesnps,dis-u1-entry-quirksnps,dis-u2-entry-quirkpinctrl-1assigned-clock-parentsqcom,pdc-ranges#qcom,sensors#thermal-sensor-cellsqcom,eeqcom,channelnvmem-cellsnvmem-cell-nameswakeup-parentbias-pull-up#redistributor-regionsredistributor-stridemsi-controller#msi-cellsframe-numberqcom,tcs-offsetqcom,drv-idqcom,tcs-configqcom,pmic-idregulator-nameregulator-min-microvoltregulator-max-microvoltregulator-initial-moderegulator-allowed-modesregulator-allow-set-load#freq-domain-cellsfirmware-namespeedfull-duplexpolling-delay-passivethermal-sensorstemperaturehysteresistripcooling-devicei2c0i2c1i2c12i2c15i2c18serial0stdout-path